TC1796
Peripheral Units (Vol. 2 of 2)
Fast Analog-to-Digital Converter (FADC)
User’s Manual
26-38
V2.0, 2007-07
FADC, V2.0
CRPRIO
[17:16]
rwh
Conversion Request Priority
This bit field determines the priority of the conversion
requests if more than one channel is requested. If
the dynamic priority assignment is enabled, the
priority is automatically changed as a function of the
gating inputs. The priority of the channels is:
00
B
Channel 0 before channel 1 before channel 2
before channel 3
01
B
Channel 1 before channel 2 before channel 3
before channel 0
10
B
Channel 2 before channel 3 before channel 0
before channel 1
11
B
Channel 3 before channel 0 before channel 1
before channel 2
DPAEN
18
rw
Dynamic Priority Assignment Enable
If the dynamic priority assignment is enabled, the
priority bit field CRPRIO is automatically changed as
a function of the gating input signals. In this case, the
channel that is active while the other three channels
are not active gets the highest priority.
0
B
The dynamic priority assignment is disabled.
1
B
The dynamic priority assignment is enabled.
RESWEN
19
rw
Result Write Enable
This bit enables a write action to the result registers
RCHx (x = 0-3) of the FADC.
0
B
Write accesses to the result registers are not
taken into account. The written data is
discarded.
1
B
Write accesses to the result registers are
taken into account. The former value of the
written result register is overwritten by the
write data. If a filter is sensitive to the written
result register, the written value is taken as
new filter input value.
Field
Bits
Type Description