
TC1796
Peripheral Units (Vol. 2 of 2)
Controller Area Network (MultiCAN) Controller
User’s Manual
22-185
V2.0, 2007-07
MultiCAN, V2.0
SERR1
14
rwh
Scheduler Error 1 Flag
This bit is set when a scheduler error type 1 is
detected. The scheduler error can change the
TTCAN error state and, as a result, can be indicated
by an error state change interrupt.
0
B
A scheduler error type 1 has not been
detected.
1
B
A scheduler error type 1 has been detected.
SERR2
15
rwh
Scheduler Error 2 Flag
This bit is set when a scheduler error type 2 is
detected. The scheduler error can change the
TTCAN error state and, as a result, can be indicated
by an error state change interrupt.
0
B
A scheduler error type 2 has not been
detected.
1
B
A scheduler error type 2 has been detected.
CFGERR
16
rwh
Configuration Error
This bit indicates that a configuration error has been
detected by the scheduler. A configuration error is
detected when an arbitration window is not closed
when the BCE is reached.
When RME.TMV is reached, no other scheduler
entries as RME and BCE are allowed. See also
EOSERR.
0
B
A configuration error has not been detected.
1
B
A configuration error has been detected (S3
error condition).
TURERR
17
rwh
TUR Adjust Error
This bit indicates that a TUR adjust error has been
detected. A TUR adjust error is detected when the
automatic TUR adjustment is enabled and an
overflow or an underflow of the calculated TURADJ
value occurs.
0
B
A TUR adjust error has not been detected.
1
B
A TUR adjust error has been detected.
0
[31:18]
r
Reserved
Read as 0; should be written with 0.
1) The WTE can be generated only after the first message has been transferred on the bus.
2) The IWTE can be generated only until the first message has been transferred on the bus.
Field
Bits
Type Description