Chapter 7 External Bus Controller
7-55
Figure 7.5.28 Double-word Single Read (0 Wait, SHWT=2, External ACK
*
, 32-bit Bus)
SY
SC
L
K
CE
*
A
D
DR [
1
9:
0]
UAE
SW
E
*
BW
E
*
DA
T
A
[
3
1:
0]
ACK
*
AS1
CS
2
CS1
S1
ES2
ES1
S2
CH
CH
0
BE
*
f
AS2
A
H2
CS1
AS2
CS2
S1
AS
1
ES1
S2
ES2
CH
1
AH1
CH
AH2
1
f
0
0
AH1
f
f
Not
e
: T
he T
X
492
5
dr
ives
t
h
e
AC
K
*
s
ig
n
a
l when
in
the
A
H
2,
A
S
1,
or
A
S
2 St
at
e.
OE
*
BU
SS
PR
T
*
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...