Chapter 7 External Bus Controller
7-60
Figure 7.6.3 Connection Example with SDRAM and the Bus Separated
DQM[7:0]
ADDR[19:16],
SADDR10,
ADDR[14:5]
SDCS[0]
*
RAS
*
CAS
*
WE
*
SDCLKIN
SDCLK[0]
CKE
DATA[31:0]
CE[0]
*
SWE
*
OE
*
BUSSPRT
*
UAE
TX4925
ADDR[19:16]
SADDR10
ADDR[14:5]
SDRAM (x16 Bits)
D[15:0]
DQM[1] DQM[0]
ADDR[19]
ADDR[18]
ADDR[19:0]
CE
*
WE
*
OE
*
A[19:0]
A20
D[15:0]
ADDR[12]
(ADDR[20])
CE
*
WE
*
OE
*
A[19:0]
A20
D[15:0]
Flash ROM (x16 Bits)
D[31:16]
D[15:0]
UDQM LDQM
A[12:0]
BS0
BS1
CS
*
RAS
*
CAS
*
WE
*
CLK
CKE
DQ[15:0]
UDQM LDQM
A[12:0]
BS0
BS1
CS
*
RAS
*
CAS
*
WE
*
CLK
CKE
DQ[15:0]
D[31:16]
DQM[3] DQM[2]
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...