Chapter 10 PCI Controller
10-50
Bits Mnemonic Field
Name
Description
18:16
ReqDP
Request D Port
Request D Port (Initial value: 100, R/W)
Sets the PCI Bus Master that connects to the Internal PCI Bus Arbiter Request D Port
(Master D).
111: Makes the PCI Controller Master D.
110: Reserved
101: Reserved
100: Reserved
011: Makes REQ
*
[3] Master D.
010: Makes REQ
*
[2] Master D.
001: Makes REQ
*
[1] Master D.
000: Makes REQ
*
[0] Master D.
15
⎯
Reserved
⎯
14:12
ReqWP
Request W Port
Request W Port (Initial value: 011, R/W)
Sets the PCI Bus Master that connects to the Internal PCI Bus Arbiter Request W Port
(Master W).
111: Makes the PCI Controller Master W.
110: Reserved
101: Reserved
100: Reserved
011: Makes REQ
*
[3] Master W.
010: Makes REQ
*
[2] Master W.
001: Makes REQ
*
[1] Master W.
000: Makes REQ
*
[0] Master W.
11
⎯
Reserved
⎯
10:8
ReqXP
Request X Port
Request X Port (Initial value: 010, R/W)
Sets the PCI Bus Master that connects to the Internal PCI Bus Arbiter Request X Port
(Port X).
111: Makes the PCI Controller Master X.
110: Reserved
101: Reserved
100: Reserved
011: Makes REQ
*
[3] Master X.
010: Makes REQ
*
[2] Master X.
001: Makes REQ
*
[1] Master X.
000: Makes REQ
*
[0] Master X.
7
⎯
Reserved
⎯
6:4
ReqYP
Request Y Port
Request Y Port (Initial value: 001, R/W)
Sets the PCI Bus Master that connects to the Internal PCI Bus Arbiter Request Y Port
(Port Y).
111: Makes the PCI Controller Master Y.
110: Reserved
101: Reserved
100: Reserved
011: Makes REQ
*
[3] Master Y.
010: Makes REQ
*
[2] Master Y.
001: Makes REQ
*
[1] Master Y.
000: Makes REQ
*
[0] Master Y.
3
⎯
Reserved
⎯
2:0
ReqZP
Request Z Port
Request Z Port (Initial value: 000, R/W)
Sets the PCI Bus Master that connects to the Internal PCI Bus Arbiter Request Z Port
(Port Z).
111: Makes the PCI Controller Master Z.
110: Reserved
101: Reserved
100: Reserved
011: Makes REQ
*
[3] Master Z.
010: Makes REQ
*
[2] Master Z.
001: Makes REQ
*
[1] Master Z.
000: Makes REQ
*
[0] Master Z.
Figure 10.4.22 PCI Bus Arbiter Request Port Register (2/2)
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...