Chapter 15 Interrupt Controller
15-25
Bits Mnemonic Field
Name
Explanation
20 IS20
Interrupt
Status
20
IRINTREQ[20] status (Initial value: 0, R)
This bit indicates the PCIC interrupt status.
1: Interrupt requests
0: No interrupt requests
19 IS19
Interrupt
Status
19
IRINTREQ[19] status (Initial value: 0, R)
This bit indicates the PDMAC interrupt status.
1: Interrupt requests
0: No interrupt requests
18 IS18
Interrupt
Status
18
IRINTREQ[18] status (Initial value: 0, R)
This bit indicates the IRC interrupt status.
1: Interrupt requests
0: No interrupt requests
17 IS17
Interrupt
Status
17
IRINTREQ[17] status (Initial value: 0, R)
This bit indicates the DMA[3] interrupt status.
1: Interrupt requests
0: No interrupt requests
16 IS16
Interrupt
Status
16
IRINTREQ[16] status (Initial value: 0, R)
This bit indicates the status of DMA[2] interrupts.
1: Interrupt requests
0: No interrupt requests
15 IS15
Interrupt
Status
15
IRINTREQ[15] status (Initial value: 0, R)
This bit indicates the status of DMA[1] interrupts.
1: Interrupt requests
0: No interrupts requests
14 IS14
Interrupt
Status
14
IRINTREQ[14] status (Initial value: 0, R)
This bit indicates the status of DMA[0] interrupts.
1: Interrupt requests
0: No interrupt requests
13 IS13
Interrupt
Status
13
IRINTREQ[13] status (Initial value: 0, R)
This bit indicates the status of SIO[1] interrupts.
1: Interrupt requests
0: No interrupt requests
12 IS12
Interrupt
Status
12
IRINTREQ[12] status (Initial value: 0, R)
This bit indicates the status of SIO[0] interrupts.
1: Interrupt requests
0: No interrupt requests
11 IS11
Interrupt
Status
11
IRINTREQ[11] status (Initial value: 0, R)
This bit indicates the status of NAND Flash Controller interrupts.
1: Interrupt requests
0: No interrupts requests
10
⎯
Reserved
⎯
9 IS9
Interrupt
Status
9
IRINTREQ[9] status (Initial value: 0, R)
This bit indicates the status of external INT[7] interrupts.
1: Interrupt requests
0: No interrupt requests
8 IS8
Interrupt
Status
8
IRINTREQ[8] status (Initial value: 0, R)
This bit indicates the status of external INT[6] interrupts.
1: Interrupt requests
0: No interrupt requests
7 IS7
Interrupt
Status
7
IRINTREQ[7] status (Initial value: 0, R)
This bit indicates the status of external INT[5] interrupts.
1: Interrupt requests
0: No interrupt requests
6 IS6
Interrupt
Status
6
IRINTREQ[6] status (Initial value: 0, R)
This bit indicates the status of external INT[4] interrupts.
1: Interrupt requests
0: No interrupt requests
Figure 15.4.14 Interrupt Pending Status Register (2/3)
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...