Chapter 11 Serial I/O Port
11-3
11.3 Detailed
Explanation
11.3.1 Overview
During reception, serial data that are input as an RXD signal from an external source are converted
into parallel data, then are stored in the Receive FIFO buffer. Parallel data stored in the FIFO buffer are
fetched by either CPU or DMA transfer.
During transmission, parallel data written to the Transmit FIFO buffer by CPU or DMA transfer are
converted into serial data, then are output as a TXD signal.
11.3.2 Data
Format
The TX4925 SIO can use the following data formats.
Data Length
: 8/7 bits
Stop Bit
: 1/2 bits
Parity Bit
: Yes/No
Parity Format
: Even/Odd
Start Bit
: Fixed to 1 bit
Figure 11.3.1 illustrates the data frame when making each setting.
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...