Chapter 10 PCI Controller
10-44
10.4.17 PCI Status Interrupt Mask Register (PCIMASK)
0xD08C
31
16
Reserved
: Type
: Initial value
15
14
13
12
11
10
9
8
7 0
DPEIE SSEIE RMAIE RTAIE STAIE
Reserved
MDPEIE
Reserved
R/W
R/W
R/W
R/W
R/W R/W
:
Type
0
0
0
0
0
0
:
Initial
value
Bits Mnemonic Field
Name
Description
31:16
⎯
Reserved
⎯
15 DPEIE
Detected Parity
Error Interrupt
Enable
Detected Parity Error Interrupt Enable (Initial value: 0, R/W)
Generates an interrupt when a parity error is detected.
Usually, this interrupt is masked and a Master Data Parity error signals the error to the
system.
1: Generates an interrupt.
0: Does not generate an interrupt.
14 SSEIE
Signaled System
Error Interrupt
Enable
Signaled System Error Interrupt Enable (Initial value: 0, R/W)
Generates an interrupt when a system error is signaled.
1: Generates an interrupt.
0: Does not generate an interrupt.
13 RMAIE
Received Master
Abort Interrupt
Enable
Received Master Abort Interrupt Enable (Initial value: 0, R/W)
Generates an interrupt when a Master Abort is received.
1: Generates an interrupt.
0: Does not generate an interrupt.
12 RTAIE
Received Target
Abort Interrupt
Enable
Received Target Abort Interrupt Enable (Initial value: 0, R/W)
Generates an interrupt when a Target Abort is received.
1: Generates an interrupt.
0: Does not generate an interrupt.
11 STAIE
Signaled
Target
Abort Interrupt
Enable
Signaled Target Abort Interrupt Enable (Initial value: 0, R/W)
Generates an interrupt when a Target Abort is signaled.
1: Generates an interrupt.
0: Does not generate an interrupt.
10:9
⎯
Reserved
⎯
8 MDPEIE
Master Data
Parity Detected
Interrupt Enable
Master Data Parity Detected Interrupt Enable (Initial value: 0, R/W)
Generates an interrupt when data parity is detected.
1: Generates an interrupt.
0: Does not generate an interrupt.
7:0
⎯
Reserved
⎯
Figure 10.4.17 PCI Status Interrupt Mask Register
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...