Chapter 12 Timer/Counter
12-15
12.4.6 Divide
Register
n
(TMCCDRn)
TMCCDR0
0xF020
TMCCDR1
0xF120
TMCCDR2
0xF220
31
16
0
:
Type
: Initial value
15
3
2 0
0 CCD
R/W
: Type
000
:
Initial
value
Bits Mnemonic Field
Name
Description
31:3
⎯
Reserved
⎯
2:0 CCD
Counter Clock
Divide Value
Counter Clock Divide (Initial value: 000, R/W)
These bits specify the divide value when using the internal clock (IMBUSCLK) as the
counter input clock source. The binary value n is divided by 2
n+1
.
000: Divide by 2
1
(f/2)
001: Divide by 2
2
(f/4)
010: Divide by 2
3
(f/8)
011: Divide by 2
4
(f/16)
100: Divide by 2
5
(f/32)
101: Divide by 2
6
(f/64)
110: Divide by 2
7
(f/128)
111: Divide by 2
8
(f/256)
Figure 12.4.6 Divide Register
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...