Chapter 16 CHI Module
16-34
16.4.14 CHI Interrupt Status Register (CHIINT)
0xA830
31
16
Reserved
:
Type
: Initial value
15 8 7 6 5 4 3 2 1 0
Reserved BUSI
05I
10I
DCI
INAI
INBI
ACTI ERRI
R/W
:
Type
00000000
: Initial value
Bits Mnemonic Field
Name
Description
31:8
⎯
Reserved
⎯
7 BUSI
CHIBUSERROR
Interrupt Status
CHIBUSERROR Interrupt status bit (Initial value: 0, R/W)
This bit shows the CHIBUSERROR Interrupt Status. This bit is cleared by written
“0”.
0: No interrupt
1: Interrupt occurs
6 05I
CHI0_5
Interrupt Status
CHI0_5 Interrupt Status bit (Initial value: 0, R/W)
This bit shows the CHI0_5 Interrupt Status. This bit is cleared by written “0”.
0: No interrupt
1: Interrupt occurs
5 10I
CHI1_0
Interrupt Status
CHI1_0 Interrupt Status bit (Initial value: 0, R/W)
This bit shows the CHI1_0 Interrupt Status. This bit is cleared by written “0”
0: No interrupt
1: Interrupt occurs
4 DCI
CHIDMACNT
Interrupt Status
CHIDMACNT Interrupt Status bit (Initial value: 0, R/W)
This bit shows the CHIDMACNT Interrupt Status. This bit is cleared by written “0”
0: No interrupt
1: Interrupt occurs
3 INAI
CHIININTA
Interrupt Status
CHIININTA Interrupt Status bit (Initial value: 0, R/W)
This bit shows the CHIININTA Interrupt Status. This bit is cleared by written “0”
0: No interrupt
1: Interrupt occurs
2 INBI
CHIININTB
Interrupt Status
CHIININTB Interrupt Status bit (Initial value: 0, R/W)
This bit shows the CHIININTB Interrupt Status. This bit is cleared by written “0”
0: No interrupt
1: Interrupt occurs
1 ACTI
CHIACTINT
Interrupt Status
CHIACTINT Interrupt Status bit (Initial value: 0, R/W)
This bit shows the CHIACTINT Interrupt Status. This bit is cleared by written “0”
0: No interrupt
1: Interrupt occurs
0 ERRI
CHIERRINT
Interrupt Status
CHIERRINT Interrupt Status bit (Initial value: 0, R/W)
This bit shows the CHIERRINT Interrupt Status. This bit is cleared by written “0”
0: No interrupt
1: Interrupt occurs
Figure 16.4.14 CHI Interrupt Status Register (CHIINT)
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...