Chapter 7 External Bus Controller
7-54
Figure 7.5.27 Double-word Single Write (1 Wait, SHWT=2, External ACK
*
, 32-bit Bus)
SY
S
C
L
K
CE
*
AD
D
R
[
1
9:
0]
UA
E
OE
*
/B
U
S
SPR
T
*
SW
E
*
BW
E
*
DA
T
A
[
3
1
:0
]
AC
K
*
AS1
CS2
CS1
SW
1
ES2
ES1
ES3
CH
1
S2
0
BE
*
f
f
f
AS2
f
CH
2
AS1
AH
2
AS2
CS1
AH
1
CS2
ES1
SW
1
ES2
S2
ES3
AH
1
AH
2
CH
1
CH
1
0
f
0
f
0
0
N
o
te
: T
h
e
T
X
492
5
d
ri
v
es
the A
C
K
*
s
igna
l w
h
en
i
n
t
he
A
H
2,
AS1
, or
AS2
S
tat
e
.
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...