Chapter 7 External Bus Controller
7-12
7.3.6.4 Page
Mode
When in this mode, the ACK*/Ready pin becomes ACK* output when it is in the Dynamic
mode. When it is in the ACK*/Ready Static mode, the ACK*/Ready signal becomes High-Z.
Wait cycles are inserted into the access cycle according to the values of EBCCRn.PWT and
EBCCRn.WT. The Wait cycle count in the first access cycle of Single access or Burst access is
determined by the EBCCRn.WT value. The Wait cycle count can be set from 0 to 15. The Wait
cycle count of subsequent Burst cycles is determined by the EBCCRn.PWT value. The Wait cycle
count can be set from 0 to 3.
Figure 7.3.4 Page Mode
SYSCLK
CE
*
ADDR [19:0]
OE
*
DATA [31:0]
ACK
*
/READY (Output)
EBCCRn.WT=2 EBCCRn.PWT=1
EBCCRn.PWT=1
EBCCRn.PWT=1
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...