Chapter 15 Interrupt Controller
15-22
15.4.12 Interrupt Mask Level Register (IRMSK)
0xF640
31
16
Reserved
: Type
: Initial value
15
3
2 0
Reserved IML
R/W
:
Type
000
: Initial value
Bits Mnemonic Field
Name
Explanation
31:3
⎯
Reserved
⎯
2:0 IML
Interrupt Mask
Level
Interrupt Mask Level (Initial value: 000, R/W)
These bits specify the interrupt mask level. Masks interrupts with a mask level lower
than the set mask level.
000: Interrupt mask level 0 (No interrupts masked)
001: Interrupt mask level 1 (Levels 2-7 enabled)
010: Interrupt mask level 2 (Levels 3-7 enabled)
011: Interrupt mask level 3 (Levels 4-7 enabled)
100: Interrupt mask level 4 (Levels 5-7 enabled)
101: Interrupt mask level 5 (Levels 6-7 enabled)
110: Interrupt mask level 6 (Level 7 enabled)
111: Interrupt mask level 7 (Interrupts disabled)
Figure 15.4.12 Interrupt Mask Register
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...