Chapter 12 Timer/Counter
12-8
The level of the TIMER[1:0] output signal when in this mode remains in the default state (Low).
Output is undefined when the mode is changed from the Pulse Generator mode to this mode.
Figure 12.3.4 Operation Example of the Watchdog Timer Mode
Count Value
0x000000
RESET
*
or NMI
Time
TMCPRA2
Compare Value
TWIE = 0
TWC = 1
TCE = 1
TWC = 1
TWC = 1
WDIS = 1
TWIS = 1
TWIE = 0 TWIE = 1
WDIS = 1
TWIS = 1
TWIS = 0
TMODE = 10 (Watch Dog Timer Mode), CRE = 0 (Counter Reset Disable)
TWIE = 1
TCE = 1
WDIS
TCE = 0
TWIS = 1
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...