Chapter 4 Address Mapping
4-4
Table 4.2.2 Internal Registers (1/8)
Offset Address
Register Size (bit) Register Symbol
Register Name
SDRAM Controller (SDRAMC)
0x8000 32
SDCCR0 SDRAM
Channel
Control Register 0
0x8004 32
SDCCR1 SDRAM
Channel
Control Register 1
0x8008 32
SDCCR2 SDRAM
Channel
Control Register 2
0x800C 32
SDCCR3
SDRAM
Channel Control Register 3
0x8020
32
SDCTR
SDRAM Timing Register
0x802C
32
SDCCMD
SDRAM Command Register
External Bus Controller (EBUSC)
0x9000 32
EBCCR0
EBUS
Channel Control Register 0
0x9004
32
EBBAR0
EBUS Base Address Register 0
0x9008 32
EBCCR1
EBUS
Channel Control Register 1
0x900C
32
EBBAR1
EBUS Base Address Register 1
0x9010 32
EBCCR2
EBUS
Channel Control Register 2
0x9014
32
EBBAR2
EBUS Base Address Register 2
0x9018 32
EBCCR3
EBUS
Channel Control Register 3
0x901C
32
EBBAR3
EBUS Base Address Register 3
0x9020 32
EBCCR4
EBUS
Channel Control Register 4
0x9024
32
EBBAR4
EBUS Base Address Register 4
0x9028 32
EBCCR5
EBUS
Channel Control Register 5
0x902c
32
EBBAR5
EBUS Base Address Register 5
0x9030 32
EBCCR6
EBUS
Channel Control Register 6
0x9034
32
EBBAR6
EBUS Base Address Register 6
0x9038 32
EBCCR7
EBUS
Channel Control Register 7
0x903c
32
EBBAR7
EBUS Base Address Register 7
CHI Module (CHI)
0xA800
32
CTRL
CHI Control Register
0xA804
32
PNTREN
CHI Pointer Enable Register
0xA808
32
RXPTRA
CHI Receive Pointer A Register
0xA80C
32
RXPTRB
CHI Receive Pointer B Register
0xA810
32
TXPTRA
CHI Transmit Pointer A Register
0xA814
32
TXPTRB
CHI Transmit Pointer B Register
0xA818 32
CHISIZE
CHI
Size
Register
0xA81C
32
RXSTRT
CHI RX Start Register
0xA820
32
TXSTRT
CHI TX Start Register
0xA824
32
HOLD
CHI TX/RX Hold Register
0xA828
32
CLOCK
CHI Clock Register
0xA82C
32
CHIINTE
CHI Interrupt Enable Register
0xA830
32
CHIINT
CHI Interrupt Status Register
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...