
IDT DMA Function Registers
PES32NT24xG2 User Manual
23 - 6
January 30, 2013
Notes
BAR1 - Base Address Register 1 (0x014)
When the MEMSI field in BARSETUP0 is set to memory space (i.e., zero) and the TYPE field is set to
64-bit addressing, BAR1 takes on the function of the upper 32-bits of the BADDR field in BAR0. Otherwise,
BAR1 takes on a value of 0x0 and all bits are read-only.
BAR2 - Base Address Register 2 (0x018)
BAR3 - Base Address Register 3 (0x01C)
BAR4 - Base Address Register 4 (0x020)
31:12
BADDR
RW
0x0
Base Address.
This field specifies the address bits to be used by the func-
tion in decoding and accepting transactions.
The BAR aperture for this BAR is always 4 KB (i.e., bits
[11:4] in this register are hardwired to 0x0).
When the MEMSI indicates memory and the TYPE field
indicates 64-bit addressing, the upper bits of the address of
the BADDR field are contained in the next consecutive odd
numbered BAR (i.e., BAR1).
See the PCI and PCI Express specifications for more infor-
mation.
Bit
Field
Field
Name
Type Default
Value
Description
31:0
BADDR
See
Descrip
tion
0x0
Base Address.
When the MEMSI field in the BARSETUP0 register is set to
memory space (i.e., zero) and the TYPE field is set to 64-bit
addressing, the SIZE field in the BARSETUP0 register con-
trols which bits in this field may be modified. Otherwise, this
field is read-only with a default value of 0x0.
Bit
Field
Field
Name
Type Default
Value
Description
31:0
Reserved
RO
0x0
Not supported.
Bit
Field
Field
Name
Type Default
Value
Description
31:0
Reserved
RO
0x0
Not supported.
Bit
Field
Field
Name
Type Default
Value
Description
31:0
Reserved
RO
0x0
Not supported.
Bit
Field
Field
Name
Type Default
Value
Description
Summary of Contents for PCI Express 89HPES32NT24xG2
Page 20: ...IDT Table of Contents PES32NT24xG2 User Manual x January 30 2013 Notes...
Page 24: ...IDT List of Tables PES32NT24xG2 User Manual xiv January 30 2013 Notes...
Page 28: ...IDT List of Figures PES32NT24xG2 User Manual xviii January 30 2013 Notes...
Page 56: ...IDT PES32NT24xG2 Device Overview PES32NT24xG2 User Manual 1 20 January 30 2013 Notes...
Page 100: ...IDT Switch Core PES32NT24xG2 User Manual 4 22 January 30 2013 Notes...
Page 128: ...IDT Failover PES32NT24xG2 User Manual 6 4 January 30 2013 Notes...
Page 148: ...IDT Link Operation PES32NT24xG2 User Manual 7 20 January 30 2013 Notes...
Page 164: ...IDT SerDes PES32NT24xG2 User Manual 8 16 January 30 2013 Notes...
Page 170: ...IDT Power Management PES32NT24xG2 User Manual 9 6 January 30 2013 Notes...
Page 196: ...IDT Transparent Switch Operation PES32NT24xG2 User Manual 10 26 January 30 2013 Notes...
Page 244: ...IDT SMBus Interfaces PES32NT24xG2 User Manual 12 40 January 30 2013 Notes...
Page 247: ...IDT General Purpose I O PES32NT24xG2 User Manual 13 3 January 30 2013 Notes...
Page 248: ...IDT General Purpose I O PES32NT24xG2 User Manual 13 4 January 30 2013 Notes...
Page 330: ...IDT Switch Events PES32NT24xG2 User Manual 16 6 January 30 2013 Notes...
Page 342: ...IDT Multicast PES32NT24xG2 User Manual 17 12 January 30 2013 Notes...
Page 344: ...IDT Temperature Sensor PES32NT24xG2 User Manual 18 2 January 30 2013 Notes...
Page 384: ...IDT Register Organization PES32NT24xG2 User Manual 19 40 January 30 2013...
Page 492: ...IDT Proprietary Port Specific Registers PES32NT24xG2 User Manual 21 44 January 30 2013 Notes...
Page 588: ...IDT NT Endpoint Registers PES32NT24xG2 User Manual 22 96 January 30 2013 Notes...
Page 710: ...IDT JTAG Boundary Scan PES32NT24xG2 User Manual 25 12 January 30 2013 Notes...
Page 743: ...IDT Usage Models PES32NT24xG2 User Manual 26 33 January 30 2013 Notes...
Page 744: ...IDT Usage Models PES32NT24xG2 User Manual 26 34 January 30 2013 Notes...