
IDT PCI-to-PCI Bridge Registers
PES32NT24xG2 User Manual
20 - 38
January 30, 2013
Notes
Message Signaled Interrupt Capability Structure
MSICAP - Message Signaled Interrupt Capability and Control (0x0D0)
MSIADDR - Message Signaled Interrupt Address (0x0D4)
Bit
Field
Field
Name
Type Default
Value
Description
7:0
CAPID
RO
0x5
Capability ID.
The value of 0x5 identifies this capability as a MSI capabil-
ity structure.
15:8
NXTPTR
RWL
HWINIT
(See
description)
MSWSticky
Next Pointer.
This field contains a pointer to the next capability structure.
This field is set to 0x0 indicating that it is the last capability.
The default value of this register depends on the port’s
operating mode. See section PCI-to-PCI Bridge Capability
Structures on page 19-9 for details.
Note that this field is MSWSticky. Therefore, if this field is
modified by software, its value will be preserved regardless
of any port operating mode change.
16
EN
RW
0x0
Enable.
This bit enables MSI.
0x0 - (disable) disabled
0x1 - (enable) enabled
19:17
MMC
RO
0x0
Multiple Message Capable.
This field contains the number of requested messages.
22:20
MME
RW
0x0
Multiple Message Enable.
Hardwired to one message.
23
A64
RO
0x1
64-bit Address Capable.
The bridge is capable of generating messages using a 64-
bit address.
31:24
Reserved
RO
0x0
Reserved field.
Bit
Field
Field
Name
Type Default
Value
Description
1:0
Reserved
RO
0x0
Reserved field.
31:2
ADDR
RW
0x0
Message Address.
This field specifies the lower portion of the DWORD
address of the MSI memory write transaction.
Refer to section Interrupts on page 10-4 for restrictions on
the programming of this field.
Summary of Contents for PCI Express 89HPES32NT24xG2
Page 20: ...IDT Table of Contents PES32NT24xG2 User Manual x January 30 2013 Notes...
Page 24: ...IDT List of Tables PES32NT24xG2 User Manual xiv January 30 2013 Notes...
Page 28: ...IDT List of Figures PES32NT24xG2 User Manual xviii January 30 2013 Notes...
Page 56: ...IDT PES32NT24xG2 Device Overview PES32NT24xG2 User Manual 1 20 January 30 2013 Notes...
Page 100: ...IDT Switch Core PES32NT24xG2 User Manual 4 22 January 30 2013 Notes...
Page 128: ...IDT Failover PES32NT24xG2 User Manual 6 4 January 30 2013 Notes...
Page 148: ...IDT Link Operation PES32NT24xG2 User Manual 7 20 January 30 2013 Notes...
Page 164: ...IDT SerDes PES32NT24xG2 User Manual 8 16 January 30 2013 Notes...
Page 170: ...IDT Power Management PES32NT24xG2 User Manual 9 6 January 30 2013 Notes...
Page 196: ...IDT Transparent Switch Operation PES32NT24xG2 User Manual 10 26 January 30 2013 Notes...
Page 244: ...IDT SMBus Interfaces PES32NT24xG2 User Manual 12 40 January 30 2013 Notes...
Page 247: ...IDT General Purpose I O PES32NT24xG2 User Manual 13 3 January 30 2013 Notes...
Page 248: ...IDT General Purpose I O PES32NT24xG2 User Manual 13 4 January 30 2013 Notes...
Page 330: ...IDT Switch Events PES32NT24xG2 User Manual 16 6 January 30 2013 Notes...
Page 342: ...IDT Multicast PES32NT24xG2 User Manual 17 12 January 30 2013 Notes...
Page 344: ...IDT Temperature Sensor PES32NT24xG2 User Manual 18 2 January 30 2013 Notes...
Page 384: ...IDT Register Organization PES32NT24xG2 User Manual 19 40 January 30 2013...
Page 492: ...IDT Proprietary Port Specific Registers PES32NT24xG2 User Manual 21 44 January 30 2013 Notes...
Page 588: ...IDT NT Endpoint Registers PES32NT24xG2 User Manual 22 96 January 30 2013 Notes...
Page 710: ...IDT JTAG Boundary Scan PES32NT24xG2 User Manual 25 12 January 30 2013 Notes...
Page 743: ...IDT Usage Models PES32NT24xG2 User Manual 26 33 January 30 2013 Notes...
Page 744: ...IDT Usage Models PES32NT24xG2 User Manual 26 34 January 30 2013 Notes...