
IDT PCI-to-PCI Bridge Registers
PES32NT24xG2 User Manual
20 - 23
January 30, 2013
Notes
PCIELSTS - PCI Express Link Status (0x052)
Bit
Field
Field
Name
Type Default
Value
Description
3:0
CLS
RO
0x1
Current Link Speed.
This field indicates the current link speed of the port.
1 -
(gen1) 2.5 GT/s
2 -
(gen2) 5 GT/s
others - reserved
9:4
NLW
RO
HWINIT
Negotiated Link Width.
This field indicates the negotiated width of the link.
00 0001b - x1
00 0010b - x2
00 0100b - x4
00 1000b - x8
00 1100b - x12
01 0000b - x16
10 0000b - x32
When the MAXLNKWDTH field in the PCIELCAP register
selects a width not supported by the port, the value of this
field corresponds to the setting of the MAXLNKWDTH field,
regardless of the actual negotiated link width.
When the MAXLNKWDTH field in the PCIELCAP register
selects a width supported by the port, but the link is unable
to train, the value in this field is set to 0x0.
When the port operates in a multi-function mode, the above
rules are based on the MAXLNKWDTH field for function 0
of the port. Note that software must ensure that all functions
of the port have identical MAXLNKWDTH field values.
10
Reserved
RO
0x0
11
LTRAIN
RO
0x0
Link Training.
When set, this bit indicates that link training is in progress.
This bit is set when the Physical Layer LTSSM is in Config-
uration or Recovery state, or when 0x1 is written to LRET
bit in the PCIELCTL register but link training has not yet
begun.
Hardware clears this bit when LTSSM exits Configuration/
Recovery state.
This bit is only valid for a downstream switch port. For an
upstream port, this bit always has a value of 0x0.
12
SCLK
RWL
HWINIT
SWSticky
Slot Clock Configuration.
When set, this bit indicates that the port uses the same
physical reference clock used by its link partner (i.e., com-
mon-clock configuration). The initial value of this field
depends on the port’s clocking mode. Refer to Table 2.5 for
further details.
When the port operates in a multi-function mode, this field
reports the same value for all functions of the port.
Summary of Contents for PCI Express 89HPES32NT24xG2
Page 20: ...IDT Table of Contents PES32NT24xG2 User Manual x January 30 2013 Notes...
Page 24: ...IDT List of Tables PES32NT24xG2 User Manual xiv January 30 2013 Notes...
Page 28: ...IDT List of Figures PES32NT24xG2 User Manual xviii January 30 2013 Notes...
Page 56: ...IDT PES32NT24xG2 Device Overview PES32NT24xG2 User Manual 1 20 January 30 2013 Notes...
Page 100: ...IDT Switch Core PES32NT24xG2 User Manual 4 22 January 30 2013 Notes...
Page 128: ...IDT Failover PES32NT24xG2 User Manual 6 4 January 30 2013 Notes...
Page 148: ...IDT Link Operation PES32NT24xG2 User Manual 7 20 January 30 2013 Notes...
Page 164: ...IDT SerDes PES32NT24xG2 User Manual 8 16 January 30 2013 Notes...
Page 170: ...IDT Power Management PES32NT24xG2 User Manual 9 6 January 30 2013 Notes...
Page 196: ...IDT Transparent Switch Operation PES32NT24xG2 User Manual 10 26 January 30 2013 Notes...
Page 244: ...IDT SMBus Interfaces PES32NT24xG2 User Manual 12 40 January 30 2013 Notes...
Page 247: ...IDT General Purpose I O PES32NT24xG2 User Manual 13 3 January 30 2013 Notes...
Page 248: ...IDT General Purpose I O PES32NT24xG2 User Manual 13 4 January 30 2013 Notes...
Page 330: ...IDT Switch Events PES32NT24xG2 User Manual 16 6 January 30 2013 Notes...
Page 342: ...IDT Multicast PES32NT24xG2 User Manual 17 12 January 30 2013 Notes...
Page 344: ...IDT Temperature Sensor PES32NT24xG2 User Manual 18 2 January 30 2013 Notes...
Page 384: ...IDT Register Organization PES32NT24xG2 User Manual 19 40 January 30 2013...
Page 492: ...IDT Proprietary Port Specific Registers PES32NT24xG2 User Manual 21 44 January 30 2013 Notes...
Page 588: ...IDT NT Endpoint Registers PES32NT24xG2 User Manual 22 96 January 30 2013 Notes...
Page 710: ...IDT JTAG Boundary Scan PES32NT24xG2 User Manual 25 12 January 30 2013 Notes...
Page 743: ...IDT Usage Models PES32NT24xG2 User Manual 26 33 January 30 2013 Notes...
Page 744: ...IDT Usage Models PES32NT24xG2 User Manual 26 34 January 30 2013 Notes...