
IDT NT Endpoint Registers
PES32NT24xG2 User Manual
22 - 3
January 30, 2013
Notes
3
INTS
RO
0x0
INTx Status.
This bit is set when an INTx interrupt is pending from the
function.
4
CAPL
RO
0x1
Capabilities List.
This bit is hardwired to one to indicate that this function
implements an extended capability list item.
5
C66MHZ
RO
0x0
66 MHz Capable.
Not applicable.
6
Reserved
RO
0x0
Reserved field.
7
FB2B
RO
0x0
Fast Back-to-Back (FB2B).
Not applicable.
8
MDPED
RW1C
0x0
Master Data Parity Error Detected.
This bit is set by the function when the PERRE bit in the
PCICMD register is set and one of the following occurs:
1) The function receives a completion marked as ‘poi-
soned’.
2) The function transmits a poisoned request.
10:9
DEVT
RO
0x0
DEVSEL# TIming.
Not applicable.
11
STAS
RW1C
0x0
Signaled Target Abort.
Not applicable since the NT function never issues comple-
tions with completer-abort status.
12
RTAS
RW1C
0x0
Received Target Abort.
This bit is set when the NT function receives a completion
with Completer Abort completion status.
0x0 - (noerror) no error.
0x1 - (error) This bit is set when a completion with Com-
pleter Abort completion status is received by this
function.
13
RMAS
RW1C
0x0
Received Master Abort.
This bit is set when the NT function receives a completion
with Unsupported Request completion status.
0x0 - (noerror) no error.
0x1 - (error) This bit is set when a completion with Unsup-
ported Request completion status is received by this
function.
14
SSE
RW1C
0x0
Signaled System Error.
This bit is set when the function sends an ERR_FATAL or
ERR_NONFATAL message and the SERR Enable
(SERRE) bit in the PCICMD register is set.
0x0 - (noerror) no error.
0x1 - (error) This bit is set when a fatal or non-fatal error is
signaled.
15
DPE
RW1C
0x0
Detected Parity Error.
This bit is set by the function whenever it receives a poi-
soned TLP regardless of the state of the PERRE bit in the
PCI Command register.
Bit
Field
Field
Name
Type Default
Value
Description
Summary of Contents for PCI Express 89HPES32NT24xG2
Page 20: ...IDT Table of Contents PES32NT24xG2 User Manual x January 30 2013 Notes...
Page 24: ...IDT List of Tables PES32NT24xG2 User Manual xiv January 30 2013 Notes...
Page 28: ...IDT List of Figures PES32NT24xG2 User Manual xviii January 30 2013 Notes...
Page 56: ...IDT PES32NT24xG2 Device Overview PES32NT24xG2 User Manual 1 20 January 30 2013 Notes...
Page 100: ...IDT Switch Core PES32NT24xG2 User Manual 4 22 January 30 2013 Notes...
Page 128: ...IDT Failover PES32NT24xG2 User Manual 6 4 January 30 2013 Notes...
Page 148: ...IDT Link Operation PES32NT24xG2 User Manual 7 20 January 30 2013 Notes...
Page 164: ...IDT SerDes PES32NT24xG2 User Manual 8 16 January 30 2013 Notes...
Page 170: ...IDT Power Management PES32NT24xG2 User Manual 9 6 January 30 2013 Notes...
Page 196: ...IDT Transparent Switch Operation PES32NT24xG2 User Manual 10 26 January 30 2013 Notes...
Page 244: ...IDT SMBus Interfaces PES32NT24xG2 User Manual 12 40 January 30 2013 Notes...
Page 247: ...IDT General Purpose I O PES32NT24xG2 User Manual 13 3 January 30 2013 Notes...
Page 248: ...IDT General Purpose I O PES32NT24xG2 User Manual 13 4 January 30 2013 Notes...
Page 330: ...IDT Switch Events PES32NT24xG2 User Manual 16 6 January 30 2013 Notes...
Page 342: ...IDT Multicast PES32NT24xG2 User Manual 17 12 January 30 2013 Notes...
Page 344: ...IDT Temperature Sensor PES32NT24xG2 User Manual 18 2 January 30 2013 Notes...
Page 384: ...IDT Register Organization PES32NT24xG2 User Manual 19 40 January 30 2013...
Page 492: ...IDT Proprietary Port Specific Registers PES32NT24xG2 User Manual 21 44 January 30 2013 Notes...
Page 588: ...IDT NT Endpoint Registers PES32NT24xG2 User Manual 22 96 January 30 2013 Notes...
Page 710: ...IDT JTAG Boundary Scan PES32NT24xG2 User Manual 25 12 January 30 2013 Notes...
Page 743: ...IDT Usage Models PES32NT24xG2 User Manual 26 33 January 30 2013 Notes...
Page 744: ...IDT Usage Models PES32NT24xG2 User Manual 26 34 January 30 2013 Notes...