
IDT Proprietary Port Specific Registers
PES32NT24xG2 User Manual
21 - 40
January 30, 2013
Notes
NTMCOVR[3:0]BARL - NT Multicast Overlay x Base Address Low
NTMCOVR[3:0]BARH - NT Multicast Overlay x Base Address High
AER Error Emulation
P2PUEEM - PCI-to-PCI Bridge Uncorrectable Error Emulation (0xD90)
Bit
Field
Field
Name
Type Default
Value
Description
5:0
OVRSIZE
RW
0x0
Overlay Size.
This field specifies the size in bytes of the overlay aperture
as a power of 2.
The value in this field must be programmed to six or above.
When the value in this field is less than six, the operation is
undefined.
Refer to section Non-Transparent Multicast Operation on
page 17-6 for details on programming this field.
31:6
MCBARL
RW
0x0
Multicast Overlay BAR Low.
This field specifies the lower 24-bits (i.e., bits 6 through 31)
of the NT multicast overlay base address.
Refer to section Non-Transparent Multicast Operation on
page 17-6 for details on programming this field.
Bit
Field
Field
Name
Type Default
Value
Description
31:0
MCBARH
RW
0x0
Multicast Overlay BAR High.
This field specifies the upper 32-bits (i.e., bits 32 through
63) of the NT multicast overlay base address.
Refer to section Non-Transparent Multicast Operation on
page 17-6 for details on programming this field.
Bit
Field
Field
Name
Type Default
Value
Description
3:0
Reserved
RO
0x0
Reserved field.
4
DLPERR
RW
0x0
SWSticky
Data Link Protocol Error Trigger.
Writing a one to this bit causes the corresponding error bit
to get set in the PCI-to-PCI Bridge function’s AERUES reg-
ister. This bit always returns 0x0 when read.
5
SDOENERR
RW
0x0
SWSticky
Surprise Down Error Trigger.
Writing a one to this bit causes the corresponding error bit
to get set in the PCI-to-PCI Bridge function’s AERUES reg-
ister. This bit always returns 0x0 when read.
11:6
Reserved
RO
0x0
Reserved field.
12
POISONED
RW
0x0
SWSticky
Poisoned TLP Trigger.
Writing a one to this bit causes the corresponding error bit
to get set in the PCI-to-PCI Bridge function’s AERUES reg-
ister. This bit always returns 0x0 when read.
Summary of Contents for PCI Express 89HPES32NT24xG2
Page 20: ...IDT Table of Contents PES32NT24xG2 User Manual x January 30 2013 Notes...
Page 24: ...IDT List of Tables PES32NT24xG2 User Manual xiv January 30 2013 Notes...
Page 28: ...IDT List of Figures PES32NT24xG2 User Manual xviii January 30 2013 Notes...
Page 56: ...IDT PES32NT24xG2 Device Overview PES32NT24xG2 User Manual 1 20 January 30 2013 Notes...
Page 100: ...IDT Switch Core PES32NT24xG2 User Manual 4 22 January 30 2013 Notes...
Page 128: ...IDT Failover PES32NT24xG2 User Manual 6 4 January 30 2013 Notes...
Page 148: ...IDT Link Operation PES32NT24xG2 User Manual 7 20 January 30 2013 Notes...
Page 164: ...IDT SerDes PES32NT24xG2 User Manual 8 16 January 30 2013 Notes...
Page 170: ...IDT Power Management PES32NT24xG2 User Manual 9 6 January 30 2013 Notes...
Page 196: ...IDT Transparent Switch Operation PES32NT24xG2 User Manual 10 26 January 30 2013 Notes...
Page 244: ...IDT SMBus Interfaces PES32NT24xG2 User Manual 12 40 January 30 2013 Notes...
Page 247: ...IDT General Purpose I O PES32NT24xG2 User Manual 13 3 January 30 2013 Notes...
Page 248: ...IDT General Purpose I O PES32NT24xG2 User Manual 13 4 January 30 2013 Notes...
Page 330: ...IDT Switch Events PES32NT24xG2 User Manual 16 6 January 30 2013 Notes...
Page 342: ...IDT Multicast PES32NT24xG2 User Manual 17 12 January 30 2013 Notes...
Page 344: ...IDT Temperature Sensor PES32NT24xG2 User Manual 18 2 January 30 2013 Notes...
Page 384: ...IDT Register Organization PES32NT24xG2 User Manual 19 40 January 30 2013...
Page 492: ...IDT Proprietary Port Specific Registers PES32NT24xG2 User Manual 21 44 January 30 2013 Notes...
Page 588: ...IDT NT Endpoint Registers PES32NT24xG2 User Manual 22 96 January 30 2013 Notes...
Page 710: ...IDT JTAG Boundary Scan PES32NT24xG2 User Manual 25 12 January 30 2013 Notes...
Page 743: ...IDT Usage Models PES32NT24xG2 User Manual 26 33 January 30 2013 Notes...
Page 744: ...IDT Usage Models PES32NT24xG2 User Manual 26 34 January 30 2013 Notes...