PSoC CY8CTMG20x and CY8CTST200 TRM, Document No. 001-53603 Rev. *C
155
SPI
Overrun status is set if RX Reg Full is still asserted from a
previous byte when a new byte is about to be loaded into the
RX Buffer register. Because the RX Buffer register is imple-
mented as a latch, Overrun status is set one-half bit clock
before RX Reg Full status.
See
for status timing relation-
ships.
Figure 18-7. SPI Status Timing for Modes 0 and 1
SCLK (Mode 1)
SCLK (Mode 0)
SS Forced
Low
SS Toggled on a Message
Basis
SS Toggled on Each Byte
S
S
Transfer in
Progress
SCLK (Mode 1)
SCLK (Mode 0)
S
S
Transfer in
Progress
Transfer in
Progress
SCLK (Mode 1)
SCLK (Mode 0)
S
S
Transfer in
Progress
Transfer in
Progress
Summary of Contents for PSoC CY8CTMG20 Series
Page 4: ...4 Contents Overview Feedback...
Page 26: ...26 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C Section B PSoC Core Feedback...
Page 82: ...82 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C Sleep and Watchdog Feedback...
Page 134: ...134 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C I2C Slave Feedback...
Page 142: ...142 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C System Resets Feedback...
Page 160: ...160 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C SPI Feedback...
Page 182: ...182 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C Full Speed USB Feedback...
Page 302: ...302 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C Glossary Feedback...