222
PSoC CY8CTMG20x and CY8CTST200 TRM, Document No. 001-53603 Rev. *C
PTx_DATA1
0,B1h
21.3.34 PTx_DATA1
Programmable Timers Data Register 1
These registers hold the eight bits of the progammable timer’s count value for the device.
For additional information, refer to the
Register Definitions on page 163
in the Programmable Timer chapter
.
7:0
DATA[7:0]
This is the upper byte of a 16-bit timer. The lower byte is in the corresponding PTx_DATA0 register.
Individual Register Names and Addresses:
0,B1h
PT0_DATA1 : 0,B1h
PT1_DATA1 : 0,B4h
PT2_DATA
1
: 0,B7h
7
6
5
4
3
2
1
0
Access : POR
RW : 00
Bit Name
DATA[7:0]
Bit
Name
Description
Summary of Contents for PSoC CY8CTMG20 Series
Page 4: ...4 Contents Overview Feedback...
Page 26: ...26 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C Section B PSoC Core Feedback...
Page 82: ...82 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C Sleep and Watchdog Feedback...
Page 134: ...134 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C I2C Slave Feedback...
Page 142: ...142 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C System Resets Feedback...
Page 160: ...160 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C SPI Feedback...
Page 182: ...182 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C Full Speed USB Feedback...
Page 302: ...302 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C Glossary Feedback...