Figure 4-19: PLL Locations for Cyclone V E A7 Device, Cyclone V GX C7 Device, and Cyclone V GT D7 Device
This figure represents the top view of the silicon die that corresponds to a reverse view of the device package.
2
4
4
Pins
Logical Clocks
2 Logical
Clocks
2 Logical Clocks
Pins
4 Logical Clocks
CLK[8..11][p,n]
CLK[0..3][p,n]
Pins
Pins
Logical
Clocks
2
4
CLK[4..5][p,n]
CLK[6..7][p,n]
FRACTIONALPLL_X0_Y56
FRACTIONALPLL_X0_Y32
FRACTIONALPLL_X0_Y74
FRACTIONALPLL_X0_Y15
FRACTIONALPLL_X89_Y74
FRACTIONALPLL_X89_Y1
2
4
4
4
FRACTIONALPLL_X0_Y1
CLK[2,3]
CLK[10,11]
PLL Strip
Logical
Clocks
2
4
Altera Corporation
Clock Networks and PLLs in Cyclone V Devices
4-19
PLL Locations in Cyclone V Devices
CV-52004
2014.01.10