The figures in this section show guidelines for using corner PLLs but do not necessarily represent
the exact locations of the high-speed LVDS I/O banks.
Note:
Figure 5-2: Corner PLLs Driving LVDS Differential I/Os in the Same Bank
Channels Driven
by Corner PLL
Corner PLL
Reference CLK
Diff I/O
Diff RX
Diff TX
Diff RX
Diff TX
Diff RX
Diff TX
Diff RX
Diff TX
Diff RX
Diff TX
Diff RX
Diff TX
Diff RX
Diff TX
Diff RX
Diff TX
Diff RX
Diff TX
Diff RX
Diff TX
Reference CLK
Corner PLL
Corner PLL
Reference CLK
Reference CLK
Corner PLL
Diff I/O
Diff I/O
Diff I/O
Diff I/O
Diff I/O
Diff I/O
Diff I/O
Diff I/O
Diff I/O
Channels Driven
by Corner PLL
No Separation
Buffer Needed
Figure 5-3: Invalid Placement of Differential I/Os Due to Interleaving of Channels Driven by the Corner PLLs
Diff I/O
Diff I/O
Diff I/O
Diff I/O
Reference CLK
Corner PLL
Corner PLL
Reference CLK
Diff I/O
Diff I/O
Diff I/O
Diff I/O
Diff I/O
Diff I/O
Related Information
Clock Networks and PLLs in Cyclone V Devices
on page 4-1
I/O Features in Cyclone V Devices
Altera Corporation
CV-52005
Guideline: Using LVDS Differential Channels
5-14
2014.01.10