Interface Name
Parameter Description
Parameter Name
h2f_mpu_gp
Enables a pair of 32-bit unidirectional
general-purpose interfaces between
the FPGA fabric and the FPGA
manager in the HPS portion of the
SoC device.
Enable MPU general purpose
signals
f2h_irq0
f2h_irq1
Enables interface for FPGA interrupt
signals to the MPU (in the HPS).
Enable FPGA-to-HPS Interrupts
h2f_debug_apb
h2f_debug_apb_sideband
h2f_debug_apb_clock
Enables debug interface to the FPGA,
allowing access to debug components
in the HPS. (1)
Enable Debug APB interface
f2h_stm_hw_events
Enables system trace macrocell (STM)
hardware events, allowing logic inside
the FPGA to insert messages into the
trace stream. (1)
Enable System Trace Macrocell
hardware events
h2f_cti
h2f_cti_clock
Enables the cross trigger interface
(CTI), which allows trigger sources
and sinks to interface with the
embedded cross trigger (ECT). (1)
Enable FPGA Cross Trigger
interface
h2f_tpiu
h2f_tpiu_clock_in
Enables an interface between the trace
port interface unit (TPIU) and logic
in the FPGA. The TPIU is a bridge
between on-chip trace sources and a
trace port. (1)
Enable FPGA Trace Port Interface
Unit
Boot and Clock Selection Interfaces
This section describes parameters in the Boot and Clock Selection group in the FPGA Interfaces tab.
Table 27-2: Boot and Clock Selection Parameters
Parameter Description
Parameter Name
Enables an input to the HPS indicating whether a
preloader is available in on-chip RAM. If the input is
asserted, a preloader image is ready at memory
location 0.
Enable boot from FPGA ready
Enables an input to the HPS indicating whether a
fallback preloader is available in on-chip RAM. If the
input is asserted, a fallback preloader image is ready
at memory location 0. The fallback preloader is to be
used only if the HPS boot ROM does not find a valid
preloader image in the selected flash memory device.
Enable boot from FPGA on failure
Instantiating the HPS Component
Altera Corporation
cv_54027
Boot and Clock Selection Interfaces
27-2
2013.12.30