Figure 5-16: Dynamic R
T
OCT in Cyclone V Devices
Transmitter
Receiver
50 Ω
100 Ω
100 Ω
50 Ω
GND
Transmitter
Receiver
FPGA OCT
FPGA OCT
Z
0
= 50 Ω
V
CCIO
100 Ω
100 Ω
GND
V
CCIO
50 Ω
100 Ω
100 Ω
50 Ω
GND
FPGA OCT
FPGA OCT
Z
0
= 50 Ω
V
CCIO
100 Ω
100 Ω
GND
V
CCIO
Related Information
On-Chip I/O Termination in Cyclone V Devices
on page 5-34
LVDS Input R
D
OCT in Cyclone V Devices
The Cyclone V devices support R
D
OCT in all I/O banks.
You can only use R
D
OCT if you set the V
CCPD
to 2.5 V.
Figure 5-17: Differential Input OCT
The Cyclone V devices support OCT for differential LVDS and SLVS input buffers with a nominal resistance
value of 100 Ω, as shown in this figure.
100 Ω
Receiver
Transmitter
Z
0
= 50 Ω
Z
0
= 50 Ω
Related Information
On-Chip I/O Termination in Cyclone V Devices
on page 5-34
Altera Corporation
I/O Features in Cyclone V Devices
5-41
LVDS Input R
D
OCT in Cyclone V Devices
CV-52005
2014.01.10