Figure 3-1: Embedded Reset Controller
S
pll_is_locked
rx_digitalreset
pll_powerdown
reconfig_busy
phy_mgmt_clk_reset
phy_mgmt_clk
tx_ready
rx_ready
Transceiver PHY
rx_analogreset
tx_digitalreset
Avalon-MM
Interface
Receiver
PMA
CDR
Transmitter
PCS
Transmitter
PMA
Receiver
PCS
Embedded Reset Controller
tx_analogreset
rx_is_lockedtodata
reconfig_from_xcvr
reconfig_to_xcvr
Avalon-MM
PHY Management
Transceiver
Reconfiguration
Controller
PCS and PMA Control
and Status Register
Memory Map
M
S
mgmt_clk_clk
mgmt_rst_reset
Transmitter
PLL
pll_locked
rx_is_lockedtodata
rx_is_lockedtoref
Table 3-1: Embedded Reset Controller Reset Control and Status Signals
Description
Signal
Signal Name
Clock for the embedded reset controller.
Control Input
phy_mgmt_clk
A high-to-low transition of this asynchronous reset
signal initiates the automatic reset sequence control.
Hold this signal high to keep the reset signals asserted.
Control Input
phy_mgmt_clk_reset
A continuous high on this signal indicates that the
transmitter (TX) channel is out of reset and is ready
for data transmission. This signal is synchronous to
phy_mgmt_clk
.
Status Output
tx_ready
A continuous high on this signal indicates that the
receiver (RX) channel is out of reset and is ready for
data reception. This signal is synchronous to
phy_
mgmt_clk
.
Status Output
rx_ready
Transceiver Reset Control in Cyclone V Devices
Altera Corporation
CV-53003
Embedded Reset Controller Signals
3-2
2013.05.06