MLAB
M10K
Features
• Registered output
ports—Cleared.
• Unregistered output ports—Read
memory contents.
Output ports are
cleared.
Power-up state
Output registers and output latches
Output registers and
output latches
Asynchronous clears
Rising clock edges
Rising clock edges
Write/read operation triggering
Output ports set to "don't care".
Output ports set to
"new data" or "don't
care".
(The "don't care" mode
applies only for the
single-port RAM
mode).
Same-port read-during-write
Output ports set to "old data", "new
data", "don't care", or "constrained
don't care".
Output ports set to "old
data" or "don't care".
Mixed-port read-during-write
Soft IP support using the Quartus II
software.
Soft IP support using
the Quartus II
software.
ECC support
Related Information
Internal Memory (RAM and ROM) User Guide
Provides more information about the embedded memory features.
Embedded Memory Configurations
Table 2-6: Supported Embedded Memory Block Configurations for Cyclone V Devices
This table lists the maximum configurations supported for the embedded memory blocks. The information is
applicable only to the single-port RAM and ROM modes.
Programmable Width
Depth (bits)
Memory Block
x16, x18, or x20
32
MLAB
x40 or x32
256
M10K
x20 or x16
512
x10 or x8
1K
x5 or x4
2K
x2
4K
x1
8K
Embedded Memory Blocks in Cyclone V Devices
Altera Corporation
CV-52002
Embedded Memory Configurations
2-8
2013.05.06