Modular I/O Banks for Cyclone V ST Devices
Table 5-22: Modular I/O Banks for Cyclone V ST Devices
The HPS row and column I/O counts are the number of HPS-specific I/O pins on the device. Each HPS-
specific pin may be mapped to several HPS I/Os.
Note:
D6
D5
Member Code
F896
F896
Package
32
32
3A
FPGA I/O Bank
48
48
3B
80
80
4A
32
32
5A
16
16
5B
56
56
6A
HPS Row I/O Bank
44
44
6B
19
19
7A
HPS Column I/O Bank
22
22
7B
12
12
7C
14
14
7D
80
80
8A
FPGA I/O Bank
455
455
Total
Related Information
•
I/O Banks Locations in Cyclone V Devices
on page 5-19
•
on page 5-17
Provides guidelines about V
CCPD
and I/O banks groups.
I/O Element Structure in Cyclone V Devices
The I/O elements (IOEs) in Cyclone V devices contain a bidirectional I/O buffer and I/O registers to support
a complete embedded bidirectional single data rate (SDR) or double data rate (DDR) transfer.
The IOEs are located in I/O blocks around the periphery of the Cyclone V device.
The Cyclone V SE, SX, and ST devices also have I/O elements for the HPS.
I/O Buffer and Registers in Cyclone V Devices
I/O registers are composed of the input path for handling data from the pin to the core, the output path for
handling data from the core to the pin, and the output enable (
OE
) path for handling the
OE
signal to the
output buffer. These registers allow faster source-synchronous register-to-register transfers and resynchro-
nization.
Altera Corporation
I/O Features in Cyclone V Devices
5-27
Modular I/O Banks for Cyclone V ST Devices
CV-52005
2014.01.10