Figure 4-5: 12 Transceiver Channels and 2 PCIe HIP Blocks with PCIe x2 and x4 Channel Placement
Transceiver Bank
Transceiver Bank
PCIe x4
PCIe x2
PCIe x4
PCIe x2
PCIe
Hard IP
PCIe
Hard IP
Ch5
CMU PLL
Master
CMU PLL
Ch3
Ch4
Ch2
Ch1
Ch0
Ch5
Master
Ch3
Ch4
Ch2
Ch1
Ch0
Figure 4-6: 12 Transceiver Channels and 2 PCIe HIP Blocks with PCIe x1 Channel Placement
Transceiver Bank
Transceiver Bank
PCIe x1
PCIe x1
PCIe
Hard IP
PCIe
Hard IP
Ch5
CMU PLL
Master
CMU PLL
Ch3
Ch4
Ch2
Ch1
Ch0
Ch5
Master
Ch3
Ch4
Ch2
Ch1
Ch0
Transceiver Protocol Configurations in Cyclone V Devices
Altera Corporation
CV-53004
PCIe Supported Configurations and Placement Guidelines
4-8
2013.10.17