Table 5-1: Package Plan for Cyclone V E Devices
F896
F672
F484
U484
F256
U324
M484
M383
Member Code
GPIO
GPIO
GPIO
GPIO
GPIO
GPIO
GPIO
GPIO
—
—
224
224
128
176
—
223
A2
—
—
224
224
128
176
—
223
A4
—
—
240
224
—
—
—
175
A5
480
336
240
240
—
—
240
—
A7
480
336
224
240
—
—
—
—
A9
Table 5-2: Package Plan for Cyclone V GX Devices
F1152
F896
F672
F484
U484
U324
M484
M383
M301
Member
Code
XCVR
GPIO
XCVR
GPIO
XCVR
GPIO
XCVR
GPIO
XCVR
GPIO
XCVR
GPIO
XCVR
GPIO
XCVR
GPIO
XCVR
GPIO
—
—
—
—
—
—
3
208
3
208
3
144
—
—
—
—
—
—
C3
—
—
—
—
6
336
6
240
6
224
—
—
—
—
6
175
4
129
C4
—
—
—
—
6
336
6
240
6
224
—
—
—
—
6
175
4
129
C5
—
—
9
480
9
336
6
240
6
240
—
—
3
240
—
—
—
—
C7
12
560
12
480
9
336
6
224
5
240
—
—
—
—
—
—
—
—
C9
Table 5-3: Package Plan for Cyclone V GT Devices
F1152
F896
F672
F484
U484
M484
M383
M301
Member
Code
XCVR
GPIO
XCVR
GPIO
XCVR
GPIO
XCVR
GPIO
XCVR
GPIO
XCVR
GPIO
XCVR
GPIO
XCVR
GPIO
—
—
—
—
6
336
6
240
6
224
—
—
6
175
4
129
D5
—
—
9
480
9
336
6
240
6
240
3
240
—
—
—
—
D7
12
560
12
480
9
336
6
224
5
240
—
—
—
—
—
—
D9
Table 5-4: Package Plan for Cyclone V SE Devices
The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O
pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.
F896
U672
U484
Member Code
HPS I/O
FPGA GPIO
HPS I/O
FPGA GPIO
HPS I/O
FPGA GPIO
—
—
181
145
151
66
A2
—
—
181
145
151
66
A4
181
288
181
145
151
66
A5
181
288
181
145
151
66
A6
I/O Features in Cyclone V Devices
Altera Corporation
CV-52005
I/O Resources Per Package for Cyclone V Devices
5-2
2014.01.10