Powered By
User Mode
Input/Output
Configuration
Scheme
Configuration Pin
V
CCPGM
/V
CCIO
(17)
I/O
Input
Partial
Reconfiguration
PR_REQUEST
V
CCPGM
/V
CCIO
(17)
I/O
Output
Partial
Reconfiguration
PR_READY
V
CCPGM
/V
CCIO
(17)
I/O
Output
Partial
Reconfiguration
PR_ERROR
V
CCPGM
/V
CCIO
(17)
I/O
Output
Partial
Reconfiguration
PR_DONE
Related Information
Cyclone V Device Family Pin Connection Guidelines
Provides more information about each configuration pin.
Configuration Pin Options in the Quartus II Software
The following table lists the dual-purpose configuration pins available in the Device and Pin Options dialog
box in the Quartus II software.
Table 7-4: Configuration Pin Options
Option
Category Page
Configuration Pin
Enable user-supplied start-up clock
(CLKUSR)
General
CLKUSR
Enable device-wide reset (DEV_CLRn)
General
DEV_CLRn
Enable device-wide output enable
(DEV_OE)
General
DEV_OE
Enable INIT_DONE output
General
INIT_DONE
Enable nCEO pin
General
nCEO
Enable Error Detection CRC_ERROR
pin
Error Detection CRC
CRC_ERROR
Enable open drain on CRC_ERROR
pin
Enable internal scrubbing
Enable PR pin
General
PR_REQUEST
PR_READY
PR_ERROR
PR_DONE
(17)
This pin is powered by V
CCPGM
during configuration and powered by V
CCIO
of the bank in which the pin
resides when you use this pin as a user I/O pin.
Configuration, Design Security, and Remote System Upgrades in Cyclone V Devices
Altera Corporation
CV-52007
Configuration Pin Options in the Quartus II Software
7-8
2014.01.10