Related Information
•
on page 5-12
Provides more information about HSSI outputs.
•
LVDS Interface with External PLL Mode
on page 5-15
Provides more information about HSSI outputs.
PLL Clock Outputs
The Cyclone V PLL clock outputs can drive both GCLK and RCLK networks.
Clock Input Pin Connections to GCLK and RCLK Networks
Table 4-2: Dedicated Clock Input Pin Connectivity to the GCLK Networks for Cyclone V E, GX, and GT Devices
CLK (p/n Pins)
Clock Resources
CLK[0,1,2,3]
GCLK[0,1,2,3,4,5,6,7]
CLK[4,5,6,7]
(2)
GCLK[8,9,10,11]
CLK[8,9,10,11]
GCLK[0,1,2,3,12,13,14,15]
Table 4-3: Dedicated Clock Input Pin Connectivity to the GCLK Networks for Cyclone V SE, SX, and ST Devices
CLK (p/n Pins)
Clock Resources
CLK[0,1,2,3]
GCLK[0,1,2,3,4,5,6,7]
CLK[4,5]
(3)
GCLK[8,9,10,11]
CLK[6,7]
GCLK[0,1,2,3,12,13,14,15]
Table 4-4: Dedicated Clock Input Pin Connectivity to the RCLK Networks for Cyclone V E, GX, and GT Devices
A given clock input pin can drive two adjacent RCLK networks to create a dual-regional clock network.
CLK (p/n Pins)
Clock Resources
CLK[0]
RCLK[20,24,28,30,34,38,58,59,60,61,62,63,64,68,82,86]
CLK[1]
RCLK[21,25,29,31,35,39,58,59,60,61,62,63,65,69,83,87]
CLK[2]
RCLK[22,26,32,36,52,53,54,55,56,57,58,59,60,61,62,63,66,84]
CLK[3]
RCLK[23,27,33,37,52,53,54,55,56,57,58,59,60,61,62,63,67,85]
CLK[4]
(4)
RCLK[46,47,48,49,50,51,70,74,76,80]
CLK[5]
(4)
RCLK[46,47,48,49,50,51,71,75,77,81]
(2)
For Cyclone V E A2 and A4 devices, and Cyclone V GX C3 device, only
CLK[6]
is available.
(3)
This applies to all Cyclone V SE, SX, and ST devices except for Cyclone V SE A2 and A4 devices, and
Cyclone V SX C2 and C4 devices.
(4)
This applies to all Cyclone V E, GX, and GT devices except for Cyclone V E A2 and A4 devices, and
Cyclone V GX C3 device.
Clock Networks and PLLs in Cyclone V Devices
Altera Corporation
CV-52004
PLL Clock Outputs
4-10
2014.01.10