Table 4-5: Interconnect Slave Interfaces
Acceptance is based on the number of read, write, and total transactions. The FIFO buffer depth for AXI is based
on the AW, AR, R, W, and B channels. For AHB and APB, the depth is based on the W, A, and D channels.
Interface
Type
Buffer
Depth
Acceptance
Mastered By
Clock
Interface
Width
Slave
APB
2, 2, 2
1, 1, 1
L4 SP bus master
l4_sp_clk
32
SDRAM subsystem
CSR
APB
2, 2, 2
1, 1, 1
L4 SP bus master
l4_sp_clk
32
SP timer 0/1
APB
2, 2, 2
1, 1, 1
L4 SP bus master
l4_sp_clk
32
I2C 0/1/2/3
APB
2, 2, 2
1, 1, 1
L4 SP bus master
l4_sp_clk
32
UART 0/1
APB
2, 2, 2
1, 1, 1
L4 SP bus master
l4_sp_clk
32
CAN 0/1
APB
2, 2, 2
1, 1, 1
L4 SP bus master
l4_mp_clk
32
GPIO 0/1/2
APB
2, 2, 2
1, 1, 1
L4 SP bus master
l4_mp_clk
32
ACP ID mapper CSR
APB
2, 2, 2
1, 1, 1
L4 SP bus master
l4_mp_clk
32
FPGA manager CSR
APB
2, 2, 2
1, 1, 1
L4 SP bus master
l4_mp_clk
32
DAP CSR
APB
2, 2, 2
1, 1, 1
L4 SP bus master
l4_mp_clk
32
Quad SPI flash CSR
APB
2, 2, 2
1, 1, 1
L4 SP bus master
l4_mp_clk
32
SD/MMC CSR
APB
2, 2, 2
1, 1, 1
L4 SP bus master
l4_mp_clk
32
EMAC 0/1 CSR
APB
2, 2, 2
1, 1, 1
L4 OSC1 bus master
osc1_clk
32
System manager
APB
2, 2, 2
1, 1, 1
L4 OSC1 bus master
osc1_clk
32
OSC1 timer 0/1
APB
2, 2, 2
1, 1, 1
L4 OSC1 bus master
osc1_clk
32
Watchdog 0/1
APB
2, 2, 2
1, 1, 1
L4 OSC1 bus master
osc1_clk
32
Clock manager
APB
2, 2, 2
1, 1, 1
L4 OSC1 bus master
osc1_clk
32
Reset manager
APB
2, 2, 2
1, 1, 1
L4 main bus master
l4_main_clk
32
DMA secure CSR
APB
2, 2, 2
1, 1, 1
L4 main bus master
l4_main_clk
32
DMA nonsecure CSR
APB
2, 2, 2
1, 1, 1
L4 main bus master
l4_main_clk
32
SPI slave 0/1
APB
2, 2, 2
1, 1, 1
L4 main bus master
spi_m_clk
32
Scan manager
APB
2, 2, 2
1, 1, 1
L4 main bus master
spi_m_clk
32
SPI master 0/1
AXI
2, 2, 2, 2, 2
16, 16, 32
L3 slave peripheral
switch
l4_main_clk
32
Lightweight HPS-to-
FPGA bridge
AHB
2, 2, 2
1, 1, 1
L3 slave peripheral
switch
usb_mp_clk
32
USB OTG 0/1
Interconnect
Altera Corporation
cv_54004
Interconnect Slave Properties
4-16
2013.12.30