Figure 7-4: Multiple Device FPP Configuration Using an External Host When Both Devices Receive the Same
Data
nCONFIG
Memory
ADDR DATA[7..0]
DCLK
nCEO
N.C.
nCONFIG
DCLK
nCEO
N.C.
MSEL[4..0]
MSEL[4..0]
V
CCPGM
V
CCPGM
10 kΩ
10 kΩ
GND
GND
CONF_DONE
CONF_DONE
nSTATUS
nSTATUS
nCE
nCE
DATA[]
DATA[]
Buffers
External Host
(MAX II Device,
MAX V Device, or
Microprocessor)
FPGA Device Master
FPGA Device Slave
Connect the resistor to a supply that
provides an acceptable input signal for the
FPGA device. V
CCPGM
must be high
enough to meet the VIH specification of
the I/O on the device and the external
host. Altera recommends powering up all
configuration system I/Os with V
CCPGM
.
For more information, refer to
the MSEL pin settings.
You can leave the nCEO pin
unconnected or use it as a user
I/O pin when it does not feed
another device’s nCE pin.
Connect the repeater buffers between the
FPGA master and slave device for DATA[]
and DCLK for every fourth device.
The
nCE
pins of the device in the chain are connected to GND, allowing configuration for these devices to
begin and end at the same time.
Active Serial Configuration
The AS configuration scheme supports AS x1 (1-bit data width) and AS x4 (4-bit data width) modes. The
AS x4 mode provides four times faster configuration time than the AS x1 mode. In the AS configuration
scheme, the Cyclone V device controls the configuration interface.
Related Information
Provides more information about the AS configuration timing.
DATA Clock (DCLK)
Cyclone V devices generate the serial clock,
DCLK
, that provides timing to the serial interface. In the AS
configuration scheme, Cyclone V devices drive control signals on the falling edge of
DCLK
and latch the
configuration data on the following falling edge of this clock pin.
The maximum
DCLK
frequency supported by the AS configuration scheme is 100 MHz except for the AS
multi-device configuration scheme. You can source
DCLK
using
CLKUSR
or the internal oscillator. If you use
the internal oscillator, you can choose a 12.5, 25, 50, or 100 MHz clock under the Device and Pin Options
dialog box, in the Configuration page of the Quartus II software.
After power-up,
DCLK
is driven by a 12.5 MHz internal oscillator by default. The Cyclone V device determines
the clock source and frequency to use by reading the option bit in the programming file.
Configuration, Design Security, and Remote System Upgrades in Cyclone V Devices
Altera Corporation
CV-52007
Active Serial Configuration
7-12
2014.01.10