• Down-to-up
Figure 4-15: PLL Physical Counters Orientation for Cyclone V Devices
This figure represents the top view of the silicon die that corresponds to a reverse view of the device package.
PLL
PLL
Physical Counter C0
Physical Counter C1
Physical Counter C8
Physical Counter C8
Physical Counter C7
Physical Counter C0
Physical Counter
C0 to C8
(Up-to-Down
Sequence)
Physical Counter
C8 to C0
(Down-to-Up
Sequence)
PLL Locations in Cyclone V Devices
Cyclone V devices provide a PLL for each group of three transceiver channels. These PLLs are located in a
strip, where the strip refers to an area in the FPGA.
For the PLL in the strip, only PLL counter
C[4..8]
of the strip fractional PLLs are used in a clock network.
PLL counter
C[0..3]
are used for supporting high-speed requirement of HSSI applications.
The total number of PLLs in the Cyclone V devices includes the PLLs in the PLL strip. However, the
transceivers can only use the PLLs located in the strip.
The following figures show the physical locations of the fractional PLLs. Every index represents one fractional
PLL in the device. The physical locations of the fractional PLLs correspond to the coordinates in the Quartus II
Chip Planner.
Figure 4-16: PLL Locations for Cyclone V E A2 and A4 Devices
This figure represents the top view of the silicon die that corresponds to a reverse view of the device package.
FRACTIONALPLL_X0_Y38
4
4
4
Pins
Logical Clocks
Logical Clocks
Pins
4 Logical Clocks
2 Logical Clocks
2
CLK[8..11][p,n]
CLK[0..3][p,n]
CLK[2,3]
CLK[10,11]
Pins
CLK[6][p,n]
FRACTIONALPLL_X0_Y1
FRACTIONALPLL_X54_Y1
FRACTIONALPLL_X54_Y38
3
1
Logical
Clocks
Altera Corporation
Clock Networks and PLLs in Cyclone V Devices
4-17
PLL Locations in Cyclone V Devices
CV-52004
2014.01.10