Related Information
Booting and Configuration Introduction
on page 30-1
For detailed information about the HPS boot sequence, refer to the
Booting and Configuration
.
AXI Bridges
This section describes parameters in the AXI Bridges group on the FPGA Interfaces tab.
Table 27-3: Bridge Parameters
Interface Name
Parameter Description
Parameter Name
f2h_axi_slave
Enable or disable the FPGA-to-HPS
interface; if enabled, set the data width
to 32, 64, or 128 bits.
FPGA-to-HPS interface width
h2f_axi_master
Enable or disable the HPS-to-FPGA
interface; if enabled, set the data width
to 32, 64, or 128 bits.
HPS-to-FPGA interface width
h2f_lw_axi_master
Enable or disable the lightweight
HPS-to-FPGA interface. When
enabled, the data width is 32 bits.
Lightweight HPS-to-FPGA
interface width
The Altera Address Span Extender
To facilitate accessing these slaves from a memory-mapped master with a smaller address width, you can
use the Altera
®
Address Span Extender.
Related Information
•
Using the Address Span Extender Component
on page 27-10
Address span extender details
•
FPGA-to-HPS SDRAM Interface
This section describes parameters in the FPGA-to-HPS SDRAM Interface group on the FPGA Interfaces
tab.
SDRAM Ports for FPGA Fabric
You can add one or more SDRAM ports that make the HPS SDRAM subsystem accessible to the FPGA
fabric.
Altera Address Span Extender
You can configure the slave interface to a data width of 32, 64, 128, or 256 bits. To facilitate accessing this
slave from a memory-mapped master with a smaller address width, you can use the Altera Address Span
Extender.
Altera Corporation
Instantiating the HPS Component
27-3
AXI Bridges
cv_54027
2013.12.30