Figure 3-8: Reset Sequence Timing Diagram for Receiver using the User-Coded Reset Controller
during Device Operation
rx_is_lockedtodata
rx_digitalreset
rx_analogreset
mgmt_rst_reset
t
LTD
t
rx_analogreset
two clock cycles of user control reset
1
2
rx_cal_busy
1
3
4
Related Information
Transceiver Architecture in Cyclone V Devices
For information about CDR lock modes.
Transceiver Reset Using Avalon Memory Map Registers
You can use Memory Map registers within the PHY IP instance to control the reset signals through the
Avalon Memory Map interface.
This gives the flexibility of resetting the PLL, and transmitter and receiver analog and digital blocks separately
without repeating the entire reset sequence.
Transceiver Reset Control Signals Using Avalon Memory Map Registers
The following table lists the memory map registers for CDR lock mode and channel reset. These signals
help you reset your transceiver when you use Memory Map registers within the PHY IP.
Table 3-4: Transceiver Reset Control Using Memory Map Registers
Description
Register Name
This register is for CDR manual lock mode only. When you set
the register to high, the RX CDR PLL is in the lock to data (LTD)
mode. The default is low when both registers have the CDR in
auto lock mode.
pma_rx_set_locktodata
This register is for CDR manual lock mode only. When you set
the register to high, the RX CDR PLL is in the lock to reference
(LTR) mode if
pma_rx_set_lockedtodata
is not asserted.
The default is low when both registers have the CDR in auto
lock mode.
pma_rx_set_locktoref
Altera Corporation
Transceiver Reset Control in Cyclone V Devices
3-11
Transceiver Reset Using Avalon Memory Map Registers
CV-53003
2013.05.06