Figure 1-27: 8B/10B Encoder Output During and After Reset Conditions
8B/10B encoder output during and after reset conditions in both single- and double-width modes.
K28.5-
K28.5-
K28.5-
XXX
XXX
K28.5-
K28.5+
K28.5-
Dx.y+
clock
tx_digitalreset
dataout[9:0]
K28.5+
K28.5+
K28.5+
XXX
XXX
XXX
XXX
K28.5+
K28.5+
K28.5+
Dx.y+
clock
tx_digitalreset
dataout[19:10]
K28.5-
K28.5-
K28.5-
XXX
XXX
K28.5-
K28.5-
K28.5-
Dx.y-
dataout[9:0]
(a) Single-Width Mode
(b) Double-Width Mode
XXX
Table 1-14: 8B/10B Encoder Output During and After Reset Conditions
After 8B/10B Reset Release
During 8B/10B Reset
Operation Mode
Some “don't cares” are seen due to pipelining
in the transmitter channel, followed by three
/K28.5/ codes with proper disparity—starts
with negative disparity—before sending
encoded 8-bit data at its input.
Continuously sends the /K28.5/ code from
the RD– column
Single Width
Some “don't cares” are seen due to pipelining
in the transmitter channel, followed by:
• Three /K28.5/ codes from the RD–
column before sending encoded 8-bit
data at its input on LSByte.
• Three /K28.5/ codes from the RD+
column before sending encoded 8-bit
data at its input on MSByte.
Continuously sends the /K28.5/ code from
the RD– column on the LSByte and the /
K28.5/ code from the RD+ column on the
MSByte
Double Width
Transmitter Bit-Slip
The transmitter bit-slip allows you to compensate for the channel-to-channel skew between multiple
transmitter channels by slipping the data sent to the PMA. The maximum number of bits slipped is controlled
from the FPGA fabric and is equal to the width of the PMA-PCS minus 1.
Altera Corporation
Transceiver Architecture in Cyclone V Devices
1-33
Transmitter Bit-Slip
CV-53001
2013.05.06