![Altera Cyclone V Device Handbook Download Page 191](http://html1.mh-extra.com/html/altera/cyclone-v/cyclone-v_device-handbook_2910791191.webp)
Figure 6-5: DQS Pins and DLLs in Cyclone V SE (A2, A4, A5, and A6) Devices
DQS Logic
Blocks
DLL
Reference
Clock
DLL
to
IOE
to
IOE
DLL
DQS
Pin
DQS
Pin
DQS
Pin
DQS
Pin
DLL
Reference
Clock
DLL
Reference
Clock
DLL
DLL
Δt
Δt
Δt
Δt
DQS Logic
Blocks
to
IOE
to
IOE
to
IOE
to
IOE
DQS
Pin
DQS
Pin
DQS
Pin
DQS
Pin
DQS
Pin
DQS
Pin
HPS I/O
Δt
Δt
Δt
Δt
DQS Logic
Blocks
to IOE
to IOE
Δt
Δt
to IOE
to IOE
HPS Block
HPS
PLL
Altera Corporation
External Memory Interfaces in Cyclone V Devices
6-17
DQS Phase-Shift Circuitry
CV-52006
2014.01.10