Related Information
•
on page 5-3
•
on page 5-14
•
Cortex-A9 Microprocessor Unit Subsystem
on page 6-1
For details about L2 cache address filtering, refer to the
Cortex-A9 Microprocessor Unit Subsystem
chapter.
HPS-to-FPGA Bridge Master Signals
All the HPS-to-FPGA bridge master signals have a fixed width except the data and write strobes for the read
and write data channels. The variable-width signals depend on the data width setting of the bridge interface
exposed to the FPGA logic. The following tables list all the signals exposed by the HPS-to-FPGA master
interface to the FPGA fabric.
Table 5-10: HPS-to-FPGA Bridge Master Write Address Channel Signals
Description
Direction
Width
Signal
Write address ID
Output
12 bits
AWID
Write address
Output
30 bits
AWADDR
Burst length
Output
4 bits
AWLEN
Burst size
Output
3 bits
AWSIZE
Burst type
Output
2 bits
AWBURST
Lock type—Valid values are 00 (normal access) and
01 (exclusive access)
Output
2 bits
AWLOCK
Cache policy type
Output
4 bits
AWCACHE
Protection type
Output
3 bits
AWPROT
Write address channel valid
Output
1 bit
AWVALID
Write address channel ready
Input
1 bit
AWREADY
Table 5-11: HPS-to-FPGA Bridge Master Write Data Channel Signals
Description
Direction
Width
Signal
Write ID
Output
12 bits
WID
Write data
Output
32, 64, or 128
bits
WDATA
Write data strobes
Output
4, 8, or 16 bits
WSTRB
Write last data identifier
Output
1 bit
WLAST
Write data channel valid
Output
1 bit
WVALID
HPS-FPGA AXI Bridges
Altera Corporation
cv_54005
HPS-to-FPGA Bridge Master Signals
5-8
2013.12.30