Triggering
Combined
Interrupts
Interrupt Name
Source Block
GIC
Interrupt
Number
(6)
Level
(13)
timer_l4sp_0_IRQ
Timer0
199
Level
(13)
timer_l4sp_1_IRQ
Timer1
200
Level
(13)
timer_osc1_0_IRQ
Timer2
201
Level
(13)
timer_osc1_1_IRQ
Timer3
202
Level
—
wdog0_IRQ
Watchdog0
203
Level
—
wdog1_IRQ
Watchdog1
204
Level
—
clkmgr_IRQ
Clock
manager
205
Level
—
mpuwakeup_IRQ
Clock
manager
206
Level
(14)
fpga_man_IRQ
FPGA
manager
207
Level
—
nCTIIRQ[0]
CoreSight
208
Level
—
nCTIIRQ[1]
CoreSight
209
Level
—
ram_ecc_corrected_IRQ
On-chip
RAM
210
Level
—
ram_ecc_uncorrected_IRQ
On-chip
RAM
211
Related Information
on page 6-12
Global Timer
The MPU features a global 64-bit, auto-incrementing timer, which is primarily used by the operating system.
(6)
To ensure that you are using the correct GIC interrupt number, your code should refer to the symbolic interrupt
name, as shown in the Interrupt Name column. Symbolic interrupt names are defined in a header file distributed
with the source installation for your operating system.
(13)
This interrupt combines
TIMINT1
and
TIMINT2
.
(14)
This interrupt combines the following interrupts:
fpga_man_irq[7..0]
.
Cortex-A9 Microprocessor Unit Subsystem
Altera Corporation
cv_54006
Global Timer
6-20
2013.12.30