Changes
Version
Date
• Restructured chapter.
• Updated Figure 4–4, Figure 4–6, Figure 4–7, Figure 4–11, Figure 4–13,
Figure 4–15, Figure 4–16, Figure 4–17, Figure 4–19, and Figure 4–20.
• Updated Table 4–2, Table 4–3, and Table 4–5.
• Added “Clock Regions”, “Clock Network Sources”, “Clock Output
Connections”, “Clock Enable Signals”, “PLL Control Signals”, “Clock
Multiplication and Division”, “Programmable Duty Cycle”, “Clock
Switchover”, and “PLL Reconfiguration and Dynamic Phase Shift”
sections.
2.0
June 2012
Updated Table 4–2.
1.1
February 2012
Initial release.
1.0
October 2011
Clock Networks and PLLs in Cyclone V Devices
Altera Corporation
CV-52004
Document Revision History
4-40
2014.01.10