Table 2-9: Clock Usage By Module
Use
System Clock Name
Module Name
Main clock for the MPU
subsystem
mpu_clk
MPU subsystem
Clock for peripherals inside the
MPU subsystem
mpu_periph_clk
Trace bus clock
dbg_at_clk
Debug clock
dbg_clk
Clock for the L2 cache and
Accelerator Coherency Port
(ACP) ID mapper
mpu_l2_ram_clk
Clock for the ACP ID mapper
control slave
l4_mp_clk
Clock for the L3 main switch
l3_main_clk
Interconnect
Clock for the System Trace
Macrocell (STM) slave and
Embedded Trace Router (ETR)
master connections
dbg_at_clk
Clock for the DAP master
connection
dbg_clk
Clock for the L3 master peripheral
switch
l3_mp_clk
Clock for the L4 MP bus, Secure
Digital (SD) / MultiMediaCard
(MMC) master, and EMAC
masters
l4_mp_clk
Clock for the USB masters and
slaves
usb_mp_clk
Clock for the NAND master
nand_x_clk
Clock for the FPGA manager
configuration data slave
cfg_clk
Clock for the L3 slave peripheral
switch
l3_sp_clk
Clock for the L4 SPIS bus master
l3_main_clk
Altera Corporation
Clock Manager
2-17
Clock Usage By Module
cv_54002
2013.12.30