![Altera Cyclone V Device Handbook Download Page 385](http://html1.mh-extra.com/html/altera/cyclone-v/cyclone-v_device-handbook_2910791385.webp)
PIPE Transceiver Datapath
Figure 4-2: Transceivers in a PCIe Hard IP Configuration
Data Rate (Gbps)
Number of Bonded Channels
PMA–PCS Interface Width
Word Aligner (Pattern)
8B/10B Encoder/Decoder
Rate Match FIFO
PCIe Hard IP
Byte SERDES
PCS–Hard IP Interface Width
(Per lane)
PCS–Hard IP Interface Frequency
10-Bit
Automatic Synchronization
State Machine (/K28.5+/K28.5-/)
Enabled
Functional Mode
PCIe HIP
Enabled
Disabled
8-Bit
Gen1 - 250 MHz
Gen2 - 500 MHz
Enabled
2.5 for Gen1
x1, x2, x4
5 for Gen2
Refer to the
Cyclone V Device Datasheet
for the
mgmt_clk_clk
frequency specification when PCIe
HIP is used.
Note:
Altera Corporation
Transceiver Protocol Configurations in Cyclone V Devices
4-3
PIPE Transceiver Datapath
CV-53004
2013.10.17