Interface
Type
Buffer
Depth
Acceptance
Mastered By
Clock
Interface
Width
Slave
AXI
2, 2, 2
1, 1, 1
L3 slave peripheral
switch
nand_x_clk
32
NAND CSR
AXI
2, 2, 2
1, 1, 1
L3 slave peripheral
switch
nand_x_clk
32
NAND command and
data
AHB
2, 2, 2
1, 1, 1
L3 slave peripheral
switch
l4_mp_clk
32
Quad SPI flash data
AXI
2, 2, 2, 32,
2
1, 2, 3
L3 main switch
cfg_clk
32
FPGA manager data
AXI
2, 2, 6, 6, 2
16, 16, 32
L3 main switch
l3_main_clk
64
HPS-to-FPGA bridge
AXI
2, 2, 2, 2, 2
13, 5, 18
L3 main switch
mpu_l2_ram_
clk
64
ACP ID mapper data
AXI
2, 2, 2, 2, 2
1, 2, 2
L3 main switch
dbg_at_clk
32
STM
AXI
0, 0, 0, 0, 0
1, 1, 2
L3 main switch
l3_main_clk
32
On-chip boot ROM
AXI
0, 0, 0, 8, 0
2, 2, 2
L3 main switch
l3_main_clk
64
On-chip RAM
AXI
2, 2, 2, 2, 2
16, 16, 16
L3 main switch
l3_main_clk
32
SDRAM subsystem L3
data
Upsizing Data Width Function
The upsizing function combines narrow transactions into wider transactions to increase the overall system
bandwidth. Upsizing only packs data for read or write transactions that are cacheable. If the interconnect
splits input-exclusive transactions into more than one output bus transaction, it removes the exclusive
information from the multiple transactions it creates.
The upsizing function can expand the data width by the following ratios:
• 1:2
• 1:4
If multiple responses from created transactions are combined into one response, then the following order
of priority applies:
•
DECERR
is the highest priority
•
SLVERR
is the next highest priority
•
OKAY
is the lowest priority.
Related Information
For more information about AXI terms such as
DECERR
,
WRAP
, and
INCR
, refer to the
AMBA AXI Protocol
Specification v1.0
, which you can download from the ARM website.
Altera Corporation
Interconnect
4-17
Upsizing Data Width Function
cv_54004
2013.12.30