Triggering
Combined
Interrupts
Interrupt Name
Source Block
GIC
Interrupt
Number
(6)
Level or Edge
—
FPGA_IRQ63
FPGA
135
Level
—
dma_IRQ0
DMA
136
Level
—
dma_IRQ1
DMA
137
Level
—
dma_IRQ2
DMA
138
Level
—
dma_IRQ3
DMA
139
Level
—
dma_IRQ4
DMA
140
Level
—
dma_IRQ5
DMA
141
Level
—
dma_IRQ6
DMA
142
Level
—
dma_IRQ7
DMA
143
Level
—
dma_irq_abort
DMA
144
Level
—
dma_ecc_corrected_IRQ
DMA
145
Level
—
dma_ecc_uncorrected_IRQ
DMA
146
Level
(10)
emac0_IRQ
EMAC0
147
Level
—
emac0_tx_ecc_corrected_IRQ
EMAC0
148
Level
—
emac0_tx_ecc_uncorrected_IRQ
EMAC0
149
Level
—
emac0_rx_ecc_corrected_IRQ
EMAC0
150
Level
—
emac0_rx_ecc_uncorrected_IRQ
EMAC0
151
Level
(10)
emac1_IRQ
EMAC1
152
Level
—
emac1_tx_ecc_corrected_IRQ
EMAC1
153
Level
—
emac1_tx_ecc_uncorrected_IRQ
EMAC1
154
Level
—
emac1_rx_ecc_corrected_IRQ
EMAC1
155
Level
—
emac1_rx_ecc_uncorrected_IRQ
EMAC1
156
(6)
To ensure that you are using the correct GIC interrupt number, your code should refer to the symbolic interrupt
name, as shown in the Interrupt Name column. Symbolic interrupt names are defined in a header file distributed
with the source installation for your operating system.
(10)
This interrupt combines
sbd_intr_o
,
lpi_intr_o
, and
pmt_intr_o
.
Altera Corporation
Cortex-A9 Microprocessor Unit Subsystem
6-17
GIC Interrupt Map for the Cyclone V SoC HPS
cv_54006
2013.12.30