• Each I/O sub-bank can support up to two independent ALTLVDS interfaces. For example, you can place
two ALTLVDS interfaces in bank 8A driven by two different PLLs, provided that the LVDS channels are
not interleaved.
Table 5-35: LVDS Channels Supported in Cyclone V E Devices
RX
TX
Side
Package
Member Code
8
8
Top
256-pin FineLine BGA
A2 and A4
4
4
Left
8
8
Right
12
12
Bottom
12
12
Top
324-pin Ultra FineLine BGA
8
8
Left
8
8
Right
16
16
Bottom
19
15
Top
383-pin Micro FineLine BGA
12
12
Left
8
7
Right
20
16
Bottom
20
20
Top
484-pin Ultra FineLine BGA
4
4
Left
8
8
Right
24
24
Bottom
20
20
Top
484-pin FineLine BGA
4
4
Left
8
8
Right
24
24
Bottom
19
15
Top
383-pin Micro FineLine BGA
A5
8
7
Right
21
16
Bottom
20
20
Top
484-pin Ultra FineLine BGA
12
12
Right
24
24
Bottom
28
28
Top
484-pin FineLine BGA
8
8
Right
24
24
Bottom
I/O Features in Cyclone V Devices
Altera Corporation
CV-52005
True LVDS Buffers in Cyclone V Devices
5-56
2014.01.10