Figure 4-18: XAUI Configuration Datapath
Transceiver PHY IP
Lane Data Rate
Number of Bonded Channels
PCS-PMA Interface Width
Word Aligner (Pattern Length)
(1)
Deskew FIFO
(1)
Rate Match FIFO
(1)
Byte SERDES
(1)
Byte Ordering
(1)
Note:
1. Implemented in soft logic.
FPGA Fabric-to-Transceiver
Interface Width
FPGA Fabric-to-Transceiver
Interface Frequency
10-Bit/K28.5
10-Bit
XAUI PHY IP
3.125 Gbps
×4
Enabled
8B/10B Encoder/Decoder
(1)
Enabled
156.25 MHz
Enabled
16-Bit
Disabled
Enabled
Transceiver Protocol Configurations in Cyclone V Devices
Altera Corporation
CV-53004
Transceiver Datapath in a XAUI Configuration
4-18
2013.10.17