![Altera Cyclone V Device Handbook Download Page 620](http://html1.mh-extra.com/html/altera/cyclone-v/cyclone-v_device-handbook_2910791620.webp)
Table 8-10: Avalon-MM Read Port Signals
Function
Direction
Bits
Name
Reset
In
1
reset
Clock
In
1
clk
Indicates read transaction
In
1
read
Address of the transaction
In
32
address
Read data return
Out
32, 64, 128, or 256
readdata
Flags valid cycles for read data return
Out
1
readdatavalid
Indicates the need for additional cycles to
complete a transaction. Needed for read
operations when delay is needed to accept the
read command.
Out
1
waitrequest
Transaction burst length
In
11
burstcount
Related Information
Avalon Interface Specifications
Information about the Avalon-MM protocol
AXI Port
The AXI port uses an AXI-3 interface. Each configured AXI port consists of the signals listed in the following
table. Each AXI interface signal is independent of the other interfaces for all signals, including clock and
reset.
Table 8-11: AXI Port Signals
Function
Direction
Bits
Name
Reset
In
1
ARESETn
Clock
In
1
ACLK
SDRAM Controller Subsystem
Altera Corporation
cv_54008
AXI Port
8-20
2013.12.30